- Name: verilator
- Version: 3.805
- Release: 1.fc14
- Epoch:
- Group: Applications/Engineering
- License: GPLv2
- Url: http://www.veripool.com/verilator.html
- Summary: A fast simulator for synthesizable Verilog
- Architecture: x86_64
- Size: 1541346
- Distribution: Fedora Project
- Vendor: Fedora Project
- Packager: Fedora Project
Description:
Verilator is the fastest free Verilog HDL simulator. It compiles
synthesizable Verilog, plus some PSL, SystemVerilog and Synthesis
assertions into C++ or SystemC code. It is designed for large projects
where fast simulation performance is of primary concern, and is
especially well suited to create executable models of CPUs for
embedded software design teams.
- BuildArch:
- ExcludeArch:
- ExclusiveArch:
- Cookie: x86-11.phx2.fedoraproject.org 1289160660
- Buildhost: x86-11.phx2.fedoraproject.org
Generated packages:
Other version of this rpm: